## Computer Organization and Architecture

Lecture – 21

Oct 31<sup>st</sup>, 2022

## **Datapath With Control**



# Multi-Cycle Implementation



R-type ADD X3, X1, X2

Let's say ADD takes a total of 500 ps.

If add is the instruction is broken into two stages

Stage 1 : 300 ps Stage 2: 200 ps

No other instruction takes longer than 300 ps

What is the clocl cycle time? 300 ps.

How long will it take to execute ADD?

600 ps

## Impact on Performance.

- Executing in stage can reduce clock cycle time.
  - $-500 \text{ ps} \rightarrow 300 \text{ ps}$
- But can affect or reduce overall performance.
  - Reduces throughput
    - Time to execute 5 Add instructions
      - Single cycle implementation = 5 \* 500 = 2500 ps
      - Multi cycle implementation = 5 \* 600 = 3000 ps

# Pipelining

### 5 Add instructions



Time to execute 5 Add instructions

Single cycle implementation = 5 \* 500 = 2500 ps

Multi cycle implementation = 5 \* 600 = 3000 ps

Pipelining = 1800 ps

UNIVERSITY of HOUSTON

## Stages in LEGv8

#### Five stages, one step per stage

- 1. IF: Instruction fetch from memory
- 2. ID: Instruction decode & register read
- 3. EX: Execute operation or calculate address
- 4. MEM: Access memory operand
- 5. WB: Write result back to register



# Can Pipeline cause Issues?

## Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - A required resource is busy
- Data hazard
  - An instruction depends on completion of data access by a previous instruction
- Control hazard
  - Deciding on control action depends on previous instruction
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction

# Single Memory Example

UNIVERSITY of **HOUSTON** 

Five stages, one step per stage

- 1. IF: Instruction fetch from memory
- 2. ID: Instruction decode & register read
- 3. EX: Execute operation or calculate address
- 4. MEM: Access memory operand
- 5. WB: Write result back to register

| Inst./<br>Cycle | 1 | 2 | 3 | 4 | 5 | 6 |
|-----------------|---|---|---|---|---|---|
| LDUR            | 1 | 2 | 3 | 4 | 5 |   |
| ADD             |   | 1 | 2 | 3 | 5 |   |
| ADD             |   |   | 1 | 2 | 3 | 5 |
| ADD             |   |   |   | 1 | 2 | 3 |



# Single Memory Example

#### Five stages, one step per stage

- 1. IF: Instruction fetch from memory
- 2. ID: Instruction decode & register read
- 3. EX: Execute operation or calculate address
- 4. MEM: Access memory operand
- 5. WB: Write result back to register

|        | Inst./<br>Cycle | 1 | 2 | 3 | 4 | 5 | 6 |
|--------|-----------------|---|---|---|---|---|---|
|        | LDUR            | 1 | 2 | 3 | 4 | 5 |   |
|        | ADD             |   | 1 | 2 | 3 | 5 |   |
|        | ADD             |   |   | 1 | 2 | 3 | 5 |
| Bubble |                 |   |   |   |   |   |   |
|        | ADD             |   |   |   |   | 1 | 2 |



## **LEGv8 Memory**



## Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - Not necessarily an issue in LEGv8
- Data hazard
  - An instruction depends on completion of data access by a previous instruction
- Control hazard
  - Deciding on control action depends on previous instruction
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction

### Data Hazards

 An instruction depends on completion of data access by a previous instruction

```
-ADD X19, X0, X1
SUB X2, X19, X3
```

## Example R-Type Instrucstion

lacktriangle



| Cycles             | 1                                | 2                             | 3                              | 4 | 5 |
|--------------------|----------------------------------|-------------------------------|--------------------------------|---|---|
| ADD X19, X0,<br>X1 | Fetch<br>instruction<br>from mem | Read data from registers 0, 1 | Add values of registers 0, 1   |   |   |
| SUB X2, X19,<br>X3 |                                  | Fetch instruction from mem    | Read data from registers 19, 3 |   |   |

The correct value of reg 19 is not available until the write backstage.

UNIVERSITY of HOUSTON

### Three Generic Data Hazards

 True Data Dependency: also called Read-After-Write (RAW)

Instr, tries to read operand before Instr, writes it

I: ADD X1, X2, X3 J: SUB X4, X1, X3

• Caused by a "Dependence" (in compiler nomenclature). This hazard results from an actual need for communication.

<del>UNIVERSITY of **H**OUSTON</del>

Slide based on a lecture by David Culler, University of California, Berkley

### Three Generic Data Hazards

Anti-dependency: also called Write-After-Read (WAR)
 Instr, writes operand <u>before</u> Instr, reads it

I: SUB X4,X1,X3 J: ADD X1,X2,X3

- Results from reuse of the name "X1".
- Can't happen in 5 stage pipeline as long as order of instructions is maintained
  - All instructions take 5 stages, and
  - Reads are always in stage 2, and
  - Writes are always in stage 5

### Three Generic Data Hazards

Output dependency: also called Write-After-Write (WAW)
 Instr, writes operand <u>before</u> Instr, writes it.

I: SUB X1, X4, X3 J: ADD X1, X2, X3

- Results from the reuse of name "X1".
- Can't happen in 5 stage pipeline as long as order of instructions is maintained
  - All instructions take 5 stages, and
  - Writes are always in stage 5

Cycle 4:

Inst 1 → No Mem stage

Inst 2 → ignore the loaded value,

# Example R-Type Instruction

•



| Cycles             | 1                                | 2                             | 3                                                                   | 4                       | 5                       |
|--------------------|----------------------------------|-------------------------------|---------------------------------------------------------------------|-------------------------|-------------------------|
| ADD X19, X0,<br>X1 | Fetch<br>instruction<br>from mem | Read data from registers 0, 1 | Add values of registers 0, 1 (value to write in reg 19 is computed) |                         |                         |
| SUB X2, X19,<br>X3 |                                  | Fetch instruction from mem    | Read data from registers 19, 3                                      | Subtract X0 from<br>X19 | Forward value<br>Bypass |

## Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - Not necessarily an issue in LEGv8
- Data hazard
  - Forwarding or Bypassing
- Control hazard
  - Deciding on control action depends on previous instruction
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction

# Data Hazards Even with Forwarding

LDUR X1 [ x2, #0] SUB X4, X1, X5



### Data Hazard even with Forwarding



```
    C code for
    a[3]=a[0]+a[1];
    a[4]=a[0]+a[2];
    Base address of
    a in X0
```

```
    C code for
    a[3]=a[0]+a[1];
    a[4]=a[0]+a[2];
    Base address of
    a in x0
```

| LDUR | X1, [X0,#0]  |
|------|--------------|
| LDUR | x2, [x0,#8]  |
| ADD  | x3, x1, x2   |
| STUR | x3, [x0,#24] |
| LDUR | x4, [x0,#16] |
| ADD  | X5, X1, X4   |
| STUR | x5, [x0,#32] |

| Clock Cycles      | 1  | 2  | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13 |
|-------------------|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|
| LDUR X1, [X0,#0]  | IF | ID | EXE | MEM | WB  |     |     |     |     |     |     |     |    |
| LDUR X2, [X0,#8]  |    | IF | ID  | EXE | MEM | WB  |     |     |     |     |     |     |    |
| Stall             |    |    |     |     |     |     |     |     |     |     |     |     |    |
| ADD X3, X1, X2    |    |    |     | IF  | ID  | EXE | MEM | WB  |     |     |     |     |    |
| STUR X3, [X0,#24] |    |    |     |     | IF  | ID  | EXE | MEM | WB  |     |     |     |    |
| LDUR X4, [X0,#16] |    |    |     |     |     | IF  | ID  | EXE | MEM | WB  |     |     |    |
| Stall             |    |    |     |     |     |     |     |     |     |     |     |     |    |
| ADD X5, X1, X4    |    |    |     |     |     |     |     | IF  | ID  | EXE | MEM | WB  |    |
| STUR X5, [X0,#32] |    |    |     |     |     |     |     |     | IF  | ID  | EXE | MEM | WB |

**Total 13 Clock Cycles** 



| LDUR | X1, | [x0,#0]  |
|------|-----|----------|
| LDUR | x2, | [x0,#8]  |
| LDUR | X4, | [X0,#16] |
| ADD  | X3, | X1, X2   |
| STUR | X3, | [X0,#24] |
| ADD  | X5, | X1, X4   |
| STUR | X5, | [x0,#32] |

| Clock Cycles      | 1  | 2  | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11 | 12 | 13 |
|-------------------|----|----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|
| LDUR X1, [X0,#0]  | IF | ID | EXE | MEM | WB  |     |     |     |     |     |    |    |    |
| LDUR X2, [X0,#8]  |    | IF | ID  | EXE | MEM | WB  |     |     |     |     |    |    |    |
| LDUR X4, [X0,#16] |    |    | IF  | ID  | EXE | MEM | WB  |     |     |     |    |    |    |
| ADD X3, X1, X2    |    |    |     | IF  | ID  | EXE | MEM | WB  |     |     |    |    |    |
| STUR X3, [X0,#24] |    |    |     |     | IF  | ID  | EXE | MEM | WB  |     |    |    |    |
| ADD X5, X1, X4    |    |    |     |     |     | IF  | ID  | EXE | MEM | WB  |    |    |    |
| STUR X5, [X0,#32] |    |    |     |     |     |     | IF  | ID  | EXE | MEM | WB |    |    |

**Total 11 Clock Cycles** 

## Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - Not necessarily an issue in LEGv8
- Data hazard
  - Forwarding or Bypassing (Can still stall)
  - Code scheduling
- Control hazard
  - Deciding on control action depends on previous instruction
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction

## **Control Hazards**

- Branch determines flow of control
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction
    - Still working on ID stage of branch

- In LEGv8 pipeline
  - Need to compare registers and compute target early in the pipeline
  - Add hardware to do it in ID stage

## Stall on Branch

Wait until branch outcome determined before fetching next instruction



## **Branch Prediction**

- Longer pipelines can't readily determine branch outcome early
  - Stall penalty becomes unacceptable
- Predict outcome of branch
  - Only stall if prediction is wrong
- In LEGv8 pipeline
  - Can predict branches not taken
  - Fetch instruction after branch, with no delay

## Hardware to realize

- 1. Pipelining
- 2. Data Hazards
  - 1. Forwarding
  - 2. Stalling
- 3. Control Hazards
  - 1. Branch prediction









- 1. Resource only used in one of the 5 stages.
- Instruction memory used in stage 1
- 3. Instruction and results of the first stage should be passed to the next stage.
- 4. Use registers in between to save results and synchronize flow of information



## LEGv8 Pipelined Datapath



# LEGv8 Pipelined Datapath



# LEGv8 Pipelined Datapath



## Pipeline registers

- Need registers between stages
  - To hold information produced in previous cycle



#### Pipeline registers

- 1. IF/ID
- 2. ID/EX
- 3. EX/MEM
- 4. MEM/WB

# Stages in LEGv8

#### Five stages, one step per stage

- 1. IF: Instruction fetch from memory
- 2. ID: Instruction decode & register read
- 3. EX: Execute operation or calculate address
- 4. MEM: Access memory operand
- 5. WB: Write result back to register

| Inst./Stage   | 1 | 2 | 3 | 4 | 5 |
|---------------|---|---|---|---|---|
| ADD(R format) |   |   |   |   |   |
| STUR          |   |   |   |   |   |
| LDUR          |   |   |   |   |   |
| CBZ           |   |   |   |   |   |



Memory, Register file

Colored left half indicates write. In any clock cycle write is done in the first half followed by read.



#### IF for Load, Store, ...



- Read instruction from mem
- 2. Place in IF/ID pipeline register
- 3. Increment PC by 4 and write back to PC and save it to IF/ID register (CBZ)
- 4. Does not know which type of instruction is read (yet!)
- 5. Everything needed for next CC

#### ID for Load, Store, ...



- Read register values
   (base address) are
   written to ID/EX register
- 2. Sign extend for the offset
- 3. Incremented PC is also forwarded to ID/EX
- 4. Everything needed for next CC

#### **EX for Load**





 Add base address and offset and write to EX/MEM register

#### MEM for Load

LDUR



 Read data and write to MEM/WB register

LDUR



 Read data from Mem/WB register and write to register

LDUR



 Read data from Mem/WB register and write to register



 Read data from Mem/WB register and write to register

LDUR



 Read data from Mem/WB register and write to register



# Corrected Datapath for Load



## Stages in LEGv8

#### Five stages, one step per stage

- 1. IF: Instruction fetch from memory
- 2. ID: Instruction decode & register read
- 3. EX: Execute operation or calculate address
- 4. MEM: Access memory operand
- 5. WB: Write result back to register

| Inst./Stage   | 1 | 2 | 3 | 4 | 5 |
|---------------|---|---|---|---|---|
| ADD(R format) |   |   |   |   |   |
| STUR          |   |   |   |   |   |
| LDUR          |   |   |   |   |   |
| CBZ           |   |   |   |   |   |



## Store instruction (Ex)





## Store instruction (MEM)



## Store instruction (WB)



### Store instruction (WB)



Single cycle pipeline diagram Show state in each clock cycle

# **Datapath With Control**

Control also needs to be pipelined.

Only a subset of control are consumed at each stage

Rest need to be forwarded









# Pipelined Datapath with Control Signals



#### Data Hazards in ALU Instructions

Consider this sequence:

```
SUB X2, X1,X3
AND X12,X2,X5
OR X13,X6,X2
ADD X14,X2,X2
STUR X15,[X2,#100]
```

#### Dependencies





#### Data Hazards in ALU Instructions

Consider this sequence:

```
SUB X2, X1,X3
AND X12,X2,X5
OR X13,X6,X2
ADD X14,X2,X2
STUR X15,[X2,#100]
```

- We can resolve hazards with forwarding
  - How do we detect when to forward?

#### Data Hazard

#### Hardware to

- 1. Identify Hazards
- 2. Forwarding
- 3. Stalls





| Time (in cl | ock cycle | s) —— |      |      |       |      |      |      | -    |
|-------------|-----------|-------|------|------|-------|------|------|------|------|
| alue o      | CC 1      | CC 2  | CC 3 | CC 4 | CC 5  | CC 6 | CC 7 | CC 8 | CC 9 |
| register X2 | 10        | 10    | 10   | 10   | 10 20 | 20   | 20   | 20   | 20   |



| Time (in cl | ock cycle | s) —— |      |      |       |      |      |      | <b></b> |
|-------------|-----------|-------|------|------|-------|------|------|------|---------|
| alue o      | CC 1      | CC 2  | CC 3 | CC 4 | CC 5  | CC 6 | CC 7 | CC 8 | CC 9    |
| register X2 | 10        | 10    | 10   | 10   | 10 20 | 20   | 20   | 20   | 20      |



Source register (X2)





Data hazard if the destination register (Rd) in EX/MEM
Pipeline register is equal to one of the source registers (Rn/Rm)

Source register (X2)





Data hazard if the destination register (Rd) in EX/MEM
Pipeline register is equal to one of the source registers (Rn/Rm)

EX/MEM.RegisterRd = ID/EX.RegisterRn1

EX/MEM.RegisterRd = ID/EX.RegisterRm2

MEM/WB.RegisterRd = ID/EX.RegisterRn1

MEM/WB.RegisterRd = ID/EX.RegisterRm2

Source register (X2)

### Identify Data hazard

UNIVERSITY of **HOUSTON** 





Data hazard if the destination register (Rd) in EX/MEM
Pipeline register is equal to one of the source registers (Rn/Rm)

EX/MEM.RegisterRd = ID/EX.RegisterRn1
EX/MEM.RegisterRd = ID/EX.RegisterRm2
MEM/WB.RegisterRd = ID/EX.RegisterRn1

MEM/WB.RegisterRd = ID/EX.RegisterRm2

Not always true, When using XZR, etc

# Forwarding



a. No forwarding



**UNIVERSITY** 

### How to Stall the Pipeline

- Force control values in ID/EX register to 0
  - EX, MEM and WB do nop (no-operation)
- Prevent update of PC and IF/ID register
  - Using instruction is decoded again
  - Following instruction is fetched again

### Stalling/Inserting NOP





**UNIVERSITY of HOUSTON** 



Hazard detection,
Set controls for
EX, MEM, WB to 0 in the ID/EX
register

#### **UNIVERSITY of HOUSTON**

#### Stalls and Performance

#### **The BIG Picture**

- Stalls reduce performance
  - But are required to get correct results
- Compiler can arrange code to avoid hazards and stalls
  - Requires knowledge of the pipeline structure

#### **Branch Hazards**

If branch outcome determined in MEM



**UNIVERSITY of HOUSTON** 

#### **Branch Hazards**

If branch outcome determined in MEM



### Reducing Branch Delay

- Move hardware to determine outcome to ID stage
  - Target address adder
  - Register comparator
- Example: branch taken

```
36: SUB X10, X4, X8
40: CBZ X1, X3, 8
44: AND X12, X2, X5
48: ORR X13, X2, X6
52: ADD X14, X4, X2
56: SUB X15, X6, X7
...
72: LDUR X4, [X7,#50]
```

#### Reducing Branch Delay



**UNIVERSITY of HOUSTON** 

#### **Branch Prediction**

- Predict the outcome of the branch
  - Predict Not taken
  - 1-Bit predictor
  - 2-bit predictor

```
for (i = 0; i < 100, i++){
        a += 1
i in register X0
a in register X1
      ADD XO, XZR, XZR
Loop: ADDI X1, X1, #1
      ADDI X0, X0, #1
      SUBI X2, X0, #100
      CBNZ X2, Loop
Next Instruction
```

ADD XO, XZR, XZR

Loop: ADDI X1, X1, #1

ADDI X0, X0, #1

SUBI X2, X0, #100

CBNZ X2, Loop

**Next Instruction** 

| iteration | Prediction (T/NT) | Actual(T/NT) |
|-----------|-------------------|--------------|
| I = 0     | NT                |              |
|           |                   |              |
|           |                   |              |
|           |                   |              |

| for (i =0; i< 100, i++){     a += 1                                                    |
|----------------------------------------------------------------------------------------|
| }                                                                                      |
| i in register X0                                                                       |
| a in register X1                                                                       |
| ADD XO, XZR, XZR Loop: ADDI X1, X1, #1 ADDI X0, X0, #1 SUBI X2, X0, #100 CBNZ X2, Loop |
| Next Instruction In IF stage,<br>So Flush                                              |

cycle

| ++){                     |         | iteration         | Prediction (T/NT) | Actual(T/NT) |
|--------------------------|---------|-------------------|-------------------|--------------|
|                          |         |                   |                   |              |
|                          |         | I = 0             | NT                | Т            |
|                          |         |                   |                   |              |
|                          |         |                   |                   |              |
| XZR, XZR                 |         |                   |                   |              |
| 1, #1                    |         |                   |                   |              |
| 0, #1                    |         |                   |                   |              |
| 0, #100                  |         |                   |                   |              |
| оор                      |         |                   |                   |              |
| In IF stage,<br>So Flush |         |                   |                   |              |
| Penalty 1 clock          | UNIVERS | TYof <b>HOUST</b> | N                 | •            |

**NIVERSITY of HOUSTON** 

```
for (i = 0; i < 100, i++){
        a += 1
i in register X0
a in register X1
        ADD XO, XZR, XZR
Loop: ADDI X1, X1, #1
      ADDI X0, X0, #1
      SUBI X2, X0, #100
      CBNZ X2, Loop
Next Instruction
                   In IF stage,
                   So Flush
```

Penalty 1 clock

cycle

| iteration | Prediction (T/NT) | Actual(T/NT) |
|-----------|-------------------|--------------|
|           |                   |              |
| I = 0     | NT                | Т            |
|           |                   |              |
| I = 1     | NT                | Т            |
|           |                   |              |
|           |                   |              |
|           |                   |              |
|           |                   |              |
|           |                   |              |

**UNIVERSITY of HOUSTON** 

```
for (i = 0; i < 100, i++){
        a += 1
i in register X0
a in register X1
        ADD XO, XZR, XZR
Loop: ADDI X1, X1, #1
      ADDI X0, X0, #1
      SUBI X2, X0, #100
      CBNZ X2, Loop
Next Instruction
                   In IF stage,
                   So Flush
```

Penalty 1 clock

cycle

| I                 | T                         |
|-------------------|---------------------------|
| Prediction (T/NT) | Actual(T/NT)              |
|                   |                           |
|                   |                           |
|                   |                           |
| NT                | Т                         |
|                   |                           |
|                   |                           |
|                   |                           |
| NT                | Т                         |
|                   | •                         |
|                   |                           |
|                   |                           |
|                   |                           |
|                   |                           |
|                   |                           |
|                   |                           |
| NT                | NT                        |
|                   |                           |
|                   |                           |
|                   |                           |
|                   | Prediction (T/NT)  NT  NT |

```
for (i = 0; i < 100, i++){
        a += 1
i in register X0
a in register X1
     ADD XO, XZR, XZR
Loop: ADDI X1, X1, #1
      ADDI X0, X0, #1
      SUBI X2, X0, #100
      CBNZ X2, Loop
Next Instruction
                   In IF stage,
```

So Flush

cycle

Penalty 1 clock

| iteration | Prediction (T/NT) | Actual(T/NT) |
|-----------|-------------------|--------------|
|           |                   |              |
| I = 0     | NT                | Т            |
|           |                   |              |
| I = 1     | NT                | Т            |
|           |                   |              |
|           |                   |              |
|           |                   |              |
| I = 100   | NT                | NT           |
|           |                   |              |

### **Dynamic Branch Prediction**

- In deeper and superscalar pipelines, branch penalty is more significant
- Use dynamic prediction

### Dynamic branch prediction

 Algorithms using the previous execution of a branch to predict the outcome of the next execution

- Several techniques for dynamic branch prediction
  - 1bit branch prediction buffer
  - 2bit branch prediction buffer
  - Correlating Branch Prediction Buffer
  - Tournament predictors
- We only deal with 1 bit and 2bit branch predictors here

#### 1-bit predictor

- Predict the outcome of the next branch instruction to be the same as the previous outcome.
  - If previous outcome is taken, predict next as taken
  - If previous outcome is not taken then predict next as not taken.
- This can be achieved using 1 memory bit.
  - predictor value 0: predicts branch not taken
  - predictor value 1: predicts branch taken
- Flip the bit on incorrect prediction

predictor value 0: predicts branch not taken

predictor value 1: predicts branch taken

ADD XO, XZR, XZR

Loop: ADDI X1, X1, #1

ADDI X0, X0, #1

SUBI X2, X0, #100

| Value of i or X0 | Branch predictor for Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 0                              |                                    |                             |                            |
| 1                |                                |                                    |                             |                            |
| 2                |                                |                                    |                             |                            |
| 3                |                                |                                    |                             |                            |

predictor value 0: predicts branch not taken predictor value 1: predicts branch taken

initial value in the branch predictor given (can be either 0 or 1)

| Value of i or<br>X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                   | •0                                   |                                    |                             |                            |
| 1                   |                                      |                                    |                             |                            |
| 2                   |                                      |                                    |                             |                            |
| 3                   |                                      |                                    |                             |                            |

predictor value 0: predicts branch not taken

predictor value 1: predicts branch taken

ADD XO, XZR, XZR

Loop: ADDI X1, X1, #1

ADDI X0, X0, #1

SUBI X2, X0, #100

| Value of i or X0 | Branch predictor for Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 0                              | Not taken                          |                             |                            |
| 1                |                                |                                    |                             |                            |
| 2                |                                |                                    |                             |                            |
| 3                |                                |                                    |                             |                            |

predictor value 0: predicts branch not taken

predictor value 1: predicts branch taken

ADD XO, XZR, XZR

Loop: ADDI X1, X1, #1

ADDI X0, X0, #1

SUBI X2, X0, #100

| Value of i or X0 | Branch predictor for Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 0                              | Not taken                          | 1 (Taken)                   | yes                        |
| 1                |                                |                                    |                             |                            |
| 2                |                                |                                    |                             |                            |
| 3                |                                |                                    |                             |                            |

predictor value 0: predicts branch not taken predictor value 1: predicts branch taken

initial value in the branch predictor given (can be either 0 or 1) Actual outcome of the branch used to update the predictor

| Value of i or<br>X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                   | •0                                   | Not taken                          | 1 (Taken)                   | yes                        |
| 1                   | 1 -                                  |                                    |                             |                            |
| 2                   |                                      |                                    |                             |                            |
| 3                   |                                      |                                    |                             |                            |

predictor value 0: predicts branch not taken predictor value 1: predicts branch taken

initial value in the branch predictor given (can be either 0 or 1) Actual outcome of the branch used to update the predictor

| Value of i or<br>X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|---------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                   | •0                                   | Not taken                          | 1 (Taken)                   | yes                        |
| 1                   | 1 -                                  |                                    |                             |                            |
| 2                   |                                      |                                    |                             |                            |
| 3                   |                                      |                                    |                             |                            |

ADD XO, XZR, XZR Loop: ADDI X1, X1, #1 ADDI X0, X0, #1

SUBI X2, X0, #100

| Value of i or X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 0                                    | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 1                                    | Taken                              | 1 (Taken)                   | No                         |
| 2                | 1 🕶                                  |                                    |                             |                            |
| 3                |                                      |                                    |                             |                            |

ADD XO, XZR, XZR

Loop: ADDI X1, X1, #1

ADDI X0, X0, #1

SUBI X2, X0, #100

| Value of i or X0 | Branch predictor for Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 0                              | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 1                              | Taken                              | 1 (Taken)                   | No                         |
| 2                | 1                              | Taken                              | 1 (Taken)                   | No                         |
| 3                | 1                              |                                    |                             |                            |

ADD XO, XZR, XZR

Loop: ADDI X1, X1, #1

ADDI X0, X0, #1

SUBI X2, X0, #100

| Value of i or X0 | Branch predictor for Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 0                              | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 1                              | Taken                              | 1 (Taken)                   | No                         |
| 2                | 1                              | Taken                              | 1 (Taken)                   | No                         |
| •••              |                                |                                    |                             |                            |
| 100              | 1                              | Taken                              | _ 0 ( Not Taken)            | Yes                        |
|                  | 0 +                            |                                    |                             |                            |

## 1bit Branch prediction buffer (I)

- Branch prediction buffer:
  - Small memory area indexed by the lower portion of the address of the branch instruction
  - Records whether the branch was taken the last time or not (1 bit is sufficient)

#### 1bit Branch Prediction Buffer

- Limitations
  - Even for a regular loop the 1bit Branch Prediction Buffer will mispredict typically the first and the last iteration
    - 1<sup>st</sup> iteration: the bit has been set by the last iteration of the same loop to 'not-taken', but the branch will be taken
    - Last iteration: the bit says 'taken', but the branch won't be taken
- Since you are using only a small part of the instruction address for identifying an entry in the branch prediction buffer, there is always the possibility that two branch instruction map to the same entry

#### **2bit Branch Prediction Buffer**

- A prediction must miss twice before the prediction is changed
- Follow the State-Transition Diagram to update the predictor depending on the outcome of the branch instruction Taken







| Value of i or X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 00                                   | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 01                                   | Not taken                          | 1 (Taken)                   | Yes                        |
| 2                | 11 🕌                                 |                                    |                             |                            |
| 3                |                                      |                                    |                             |                            |



| Value of i or X0 | Branch predictor for Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 00                             | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 01                             | Not taken                          | 1 (Taken)                   | Yes                        |
| 2                | 11                             | Taken                              | 1 (Taken)                   | No                         |
| 3                | 11                             |                                    |                             |                            |



| Value of i or X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 00                                   | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 01                                   | Not taken                          | 1 (Taken)                   | Yes                        |
| 2                | 11                                   | Taken                              | 1 (Taken)                   | No                         |
| 3                | 11                                   |                                    |                             |                            |
| ***              |                                      |                                    |                             |                            |
| 100              | 11                                   | Taken                              | 0 (Not Taken)               | yes                        |



| Value of i or X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 00                                   | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 01                                   | Not taken                          | 1 (Taken)                   | Yes                        |
| 2                | 11                                   | Taken                              | 1 (Taken)                   | No                         |
| 3                | 11                                   | Taken                              | 1 (Taken)                   | No                         |
| ***              |                                      |                                    |                             |                            |
| 100              | 11                                   | Taken                              | 0 (Not Taken)               | yes                        |



| Value of i or X0 | Branch<br>predictor for<br>Branch b1 | Prediction<br>(Taken/Not<br>taken) | Actual outcome of branch b1 | Misprediction?<br>(Yes/No) |
|------------------|--------------------------------------|------------------------------------|-----------------------------|----------------------------|
| 0                | 00                                   | Not taken                          | 1 (Taken)                   | yes                        |
| 1                | 01                                   | Not taken                          | 1 (Taken)                   | Yes                        |
| 2                | 11                                   | Taken                              | 1 (Taken)                   | No                         |
| 3                | 11                                   | Taken                              | 1 (Taken)                   | No                         |
| •••              |                                      |                                    |                             |                            |
| 100              | 11                                   | Taken                              | 0 (Not Taken)               | yes                        |
|                  | 10                                   | Taken                              |                             |                            |

### 1-bit vs. 2-bit predictor

- 2 bit predictor requires two mis-predictions to change the actual prediction
- 2-bit predictor looks worse in the trivial example here than the
   1-bit predictor
- Has significant advantages for nested loops and many realistic scenarios